-
Notifications
You must be signed in to change notification settings - Fork 1
/
Copy pathcpu.c
679 lines (557 loc) · 11.8 KB
/
cpu.c
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342
343
344
345
346
347
348
349
350
351
352
353
354
355
356
357
358
359
360
361
362
363
364
365
366
367
368
369
370
371
372
373
374
375
376
377
378
379
380
381
382
383
384
385
386
387
388
389
390
391
392
393
394
395
396
397
398
399
400
401
402
403
404
405
406
407
408
409
410
411
412
413
414
415
416
417
418
419
420
421
422
423
424
425
426
427
428
429
430
431
432
433
434
435
436
437
438
439
440
441
442
443
444
445
446
447
448
449
450
451
452
453
454
455
456
457
458
459
460
461
462
463
464
465
466
467
468
469
470
471
472
473
474
475
476
477
478
479
480
481
482
483
484
485
486
487
488
489
490
491
492
493
494
495
496
497
498
499
500
501
502
503
504
505
506
507
508
509
510
511
512
513
514
515
516
517
518
519
520
521
522
523
524
525
526
527
528
529
530
531
532
533
534
535
536
537
538
539
540
541
542
543
544
545
546
547
548
549
550
551
552
553
554
555
556
557
558
559
560
561
562
563
564
565
566
567
568
569
570
571
572
573
574
575
576
577
578
579
580
581
582
583
584
585
586
587
588
589
590
591
592
593
594
595
596
597
598
599
600
601
602
603
604
605
606
607
608
609
610
611
612
613
614
615
616
617
618
619
620
621
622
623
624
625
626
627
628
629
630
631
632
633
634
635
636
637
638
639
640
641
642
643
644
645
646
647
648
649
650
651
652
653
654
655
656
657
658
659
660
661
662
663
664
665
666
667
668
669
670
671
672
673
674
675
676
677
678
679
#include "cpu.h"
#include "common.h"
#include "instructions.h"
#include "dbg.h"
#include <errno.h>
#include <endian.h>
#include <stdio.h>
#include <stdlib.h>
#include <string.h>
#define warn(m, ...) \
printf("\033[33m" m "\033[0m\n", ##__VA_ARGS__);
void reset(cpu_t *cpu)
{
cpu->regs[SP] = 0xFF; // stack at is 0x100 + SP
cpu->pc = 0x600; // arbitrary program counter start
cpu->running = true;
memset(cpu->mem + 0x100, 0, 0xFE);
}
cpu_t new_cpu()
{
cpu_t cpu = { 0 };
cpu.regs[SP] = 0xFF; // stack at is 0x100 + SP
cpu.pc = 0x600; // arbitrary program counter start
cpu.running = true;
cpu.mem = malloc(0xFFFF);
cpu.screen_dirty = true;
memset(cpu.mem, 0, 0xFFFF);
ASSERT("Allocate memory for CPU", cpu.mem);
return cpu;
}
uint16_t le_to_native(uint8_t a, uint8_t b)
{
#ifdef LITTLE_ENDIAN
//printf("Little Endian\n");
return b << 8 | a;
#else
//printf("Big Endian\n");
return a << 8 | b;
#endif
}
void native_to_le(uint16_t n, uint8_t *a, uint8_t *b)
{
#ifdef LITTLE_ENDIAN
*b = n >> 8;
*a = n & 0xFF;
#else
*b = n & 0xFF;
*a = n >> 8;
#endif
}
void stack_push(cpu_t *cpu, uint8_t v)
{
cpu->mem[cpu->regs[SP]-- + 0x100] = v;
}
void stack_pushle(cpu_t *cpu, uint16_t v)
{
uint8_t a, b;
native_to_le(v, &a, &b);
// push in "reverse" order so that the address is stored as LE
stack_push(cpu, b);
stack_push(cpu, a);
}
uint8_t stack_pop(cpu_t *cpu)
{
return cpu->mem[cpu->regs[SP]++ + 0x100];
}
uint16_t stack_pople(cpu_t *cpu)
{
uint8_t a = stack_pop(cpu);
uint8_t b = stack_pop(cpu);
return le_to_native(b, a);
}
void free_cpu(cpu_t *cpu)
{
free(cpu->mem);
}
// rotate right
uint8_t ror(uint8_t a, uint8_t n)
{
return (a >> n) | (a << (8 - n));
}
// rotate left
uint8_t rol(uint8_t a, uint8_t n)
{
return (a << n) | (a >> (8 - n));
}
void stat_nz(cpu_t *cpu, int8_t v)
{
cpu->status.negative = v < 0;
cpu->status.zero = v == 0;
}
// Used to check for overflow, is c unique?
bool last_unique(bool a, bool b, bool c)
{
return a == b && a != c;
}
void stat_cv(cpu_t *cpu, uint8_t a, uint8_t b, uint8_t c)
{
cpu->status.overflow = last_unique(a >> 7, b >> 7, c >> 7);
cpu->status.carry = c < a || c < b;
}
void cmp(cpu_t *cpu, uint8_t reg, uint8_t mem)
{
cpu->status.negative = 0;
cpu->status.zero = 0;
cpu->status.carry = 0;
if (cpu->regs[reg] < mem)
{
cpu->status.negative = 1;
}
else if (cpu->regs[reg] == mem)
{
cpu->status.zero = 1;
cpu->status.carry = 1;
}
else
{
cpu->status.carry = 1;
}
}
void execute(cpu_t *cpu, const char *mnemonic, uint8_t op, arg_t a, uint8_t am)
{
// used to save space
#define REGS \
R(X) R(A) R(Y)
switch (op) {
// Load and store instructions:
#define R(reg) \
case LD##reg: \
cpu->regs[reg] = a.val; \
stat_nz(cpu, a.val); \
break;
REGS
#undef R
#define R(reg) \
case ST##reg: \
cpu->mem[a.ptr] = cpu->regs[reg]; \
break; \
REGS
#undef R
// Arithmetic instructions:
// NOTE: binary coded decimals are NOT SUPPORTED because I don't want
// to implement them.
case ADC:
{
uint8_t sum = cpu->regs[A] + a.val + cpu->status.carry;
// signed overflow
stat_cv(cpu, cpu->regs[A], a.val + cpu->status.carry, sum);
stat_nz(cpu, sum);
cpu->regs[A] = sum;
break;
}
case SBC:
{
uint8_t diff = cpu->regs[A] - a.val - !cpu->status.carry;
stat_cv(cpu, cpu->regs[A], a.val - !cpu->status.carry, diff);
stat_nz(cpu, diff);
cpu->regs[A] = diff;
break;
}
case INC:
cpu->mem[a.ptr]++;
stat_nz(cpu, cpu->mem[a.ptr]);
break;
case INX:
cpu->regs[X]++;
stat_nz(cpu, cpu->regs[X]);
break;
case INY:
cpu->regs[Y]++;
stat_nz(cpu, cpu->regs[Y]);
break;
case DEC:
cpu->mem[a.ptr]--;
stat_nz(cpu, cpu->mem[a.ptr]);
break;
case DEX:
cpu->regs[X]--;
stat_nz(cpu, cpu->regs[X]);
break;
case DEY:
cpu->regs[Y]--;
stat_nz(cpu, cpu->regs[Y]);
break;
case ASL:
// This check must be done here unfortunately, it would be nice
// to do this while decoding operands but it would require
// a substantial change to the architecture of the emulator
if (am == AM_ACC)
{
cpu->status.carry = cpu->regs[A] >> 7;
cpu->regs[A] <<= 1;
stat_nz(cpu, cpu->regs[A]);
}
else
{
cpu->status.carry = cpu->mem[a.val] >> 7;
cpu->mem[a.ptr] <<= 1;
stat_nz(cpu, cpu->mem[a.ptr]);
}
break;
case LSR:
if (am == AM_ACC)
{
cpu->status.carry = cpu->regs[A] & 1;
cpu->regs[A] >>= 1;
stat_nz(cpu, cpu->regs[A]);
}
else
{
cpu->status.carry = cpu->mem[a.val] & 7;
cpu->mem[a.ptr] >>= 1;
stat_nz(cpu, cpu->mem[a.ptr]);
}
break;
case ROL:
if (am == AM_ACC)
{
cpu->status.carry = cpu->regs[A] >> 7;
cpu->regs[A] = rol(cpu->regs[A], 1);
stat_nz(cpu, cpu->regs[A]);
}
else
{
cpu->status.carry = cpu->mem[a.val] >> 7;
cpu->mem[a.ptr] = rol(a.val, 1);
stat_nz(cpu, cpu->mem[a.ptr]);
}
break;
case ROR:
if (am == AM_ACC)
{
cpu->status.carry = cpu->regs[A] & 1;
cpu->regs[A] = ror(cpu->regs[A], 1);
stat_nz(cpu, cpu->regs[A]);
}
else
{
cpu->status.carry = cpu->mem[a.val] & 1;
cpu->mem[a.ptr] = ror(a.val, 1);
stat_nz(cpu, cpu->mem[a.ptr]);
}
break;
case AND:
cpu->regs[A] &= a.val;
stat_nz(cpu, cpu->regs[A]);
break;
case ORA:
cpu->regs[A] |= a.val;
stat_nz(cpu, cpu->regs[A]);
break;
case EOR:
cpu->regs[A] ^= a.val;
stat_nz(cpu, cpu->regs[A]);
break;
case CMP:
cmp(cpu, A, a.val);
break;
case CPX:
cmp(cpu, X, a.val);
break;
case CPY:
cmp(cpu, Y, a.val);
break;
// TODO: implement BIT here
#define BRANCHES \
B(BCC, carry == 0) \
B(BCS, carry == 1) \
B(BNE, zero == 0) \
B(BEQ, zero == 1) \
B(BPL, negative == 0) \
B(BMI, negative == 1) \
B(BVC, overflow == 0) \
B(BVS, overflow == 1)
#define B(i, c) \
case i: \
if (cpu->status . c) \
cpu->pc = a.ptr;\
break;
BRANCHES
#undef B
#undef BRANCHES
#define TRANSFERS \
T(A, X) \
T(X, A) \
T(A, Y) \
T(Y, A)
#define T(a, b) \
case T ## a ## b: \
cpu->regs[b] = cpu->regs[a]; \
stat_nz(cpu, cpu->regs[b]); \
break;
TRANSFERS
#undef T
#undef TRANSFERS
case TSX:
cpu->regs[X] = cpu->regs[SP];
stat_nz(cpu, cpu->regs[X]);
break;
case TXS:
cpu->regs[SP] = cpu->regs[X];
stat_nz(cpu, cpu->regs[X]);
break;
case PHA:
stack_push(cpu, cpu->regs[A]);
break;
case PLA:
cpu->regs[A] = stack_pop(cpu);
stat_nz(cpu, cpu->regs[A]);
break;
case PHP:
stack_push(cpu, *(uint8_t *)(&cpu->status));
break;
case PLP:
{
uint8_t s = stack_pop(cpu);
*(uint8_t *)(&cpu->status) = s;
}
case JMP:
cpu->pc = a.ptr;
break;
case JSR:
stack_pushle(cpu, cpu->pc);
cpu->pc = a.ptr;
break;
case RTS:
cpu->pc = stack_pople(cpu);
break;
// TODO: implement RTI
// TODO: implement flag instructions
case BRK:
// TODO: trigger an interrupt
cpu->running = false;
break;
case NOP:
break;
default:
warn("Unsupported opcode: %x\n", op);
THROW("Unsupported opcode");
}
#undef REGS
}
uint16_t fetch_le(cpu_t *cpu, uint16_t *pc)
{
uint8_t a = cpu->mem[(*pc)++];
uint8_t b = cpu->mem[(*pc)++];
return le_to_native(a, b);
}
arg_t arg_imm(uint16_t a)
{
return (arg_t){ a, a };
}
arg_t arg_ptr(cpu_t *c, uint flags, uint16_t p)
{
if (flags & FETCH_NO_INDIRECTION)
return arg_imm(p);
return (arg_t){ c->mem[p], p };
}
arg_t arg(uint16_t v, uint16_t a)
{
return (arg_t){ v, a };
}
arg_t fetch_addr(cpu_t *cpu, uint8_t am, uint f, uint16_t *pc)
{
switch (am)
{
case AM_ACC:
case AM_IMP:
return arg_imm(0);
// In both cases return immediate 8 bit value
case AM_IMM:
case AM_ZP:
return arg_imm(cpu->mem[(*pc)++]);
case AM_ABS:
return arg_ptr(cpu, f, fetch_le(cpu, pc));
case AM_REL:
{
uint16_t pc_hi = * pc + 1;
return arg_ptr(cpu, f, (int8_t)cpu->mem[(*pc)++] + pc_hi);
}
case AM_IND:
{
uint16_t addr = fetch_le(cpu, pc);
if (f & FETCH_NO_INDIRECTION)
return arg_imm(addr);
uint8_t low = cpu->mem[addr],
high = cpu->mem[addr + 1];
return arg_ptr(cpu, f, le_to_native(low, high));
}
case AM_AX:
if (f & FETCH_NO_INDIRECTION)
return arg_ptr(cpu, f, fetch_le(cpu, pc));
return arg_ptr(cpu, f, fetch_le(cpu, pc) + cpu->regs[X]);
case AM_AY:
if (f & FETCH_NO_INDIRECTION)
return arg_ptr(cpu, f, fetch_le(cpu, pc));
return arg_ptr(cpu, f, fetch_le(cpu, pc) + cpu->regs[Y]);
case AM_ZPX:
if (f & FETCH_NO_INDIRECTION)
return arg_ptr(cpu, f, cpu->mem[(*pc)++]);
return arg_ptr(cpu, f, cpu->mem[(*pc)++] + cpu->regs[X]);
case AM_ZPY:
if (f & FETCH_NO_INDIRECTION)
return arg_ptr(cpu, f, cpu->mem[(*pc)++]);
return arg_ptr(cpu, f, cpu->mem[(*pc)++] + cpu->regs[Y]);
case AM_ZIX:
{
uint8_t zp = cpu->mem[(*pc)++];
if (f & FETCH_NO_INDIRECTION)
return arg_imm(zp);
uint16_t addr = zp + cpu->regs[X];
uint16_t indirect = le_to_native(cpu->mem[addr], cpu->mem[addr + 1]);
return arg_ptr(cpu, f, indirect);
}
case AM_ZIY:
{
uint8_t zp = cpu->mem[(*pc)++];
if (f & FETCH_NO_INDIRECTION)
return arg_imm(zp);
uint16_t base = le_to_native(cpu->mem[zp], cpu->mem[zp + 1]);
return arg_ptr(cpu, f, base + cpu->regs[Y]);
}
default:
warn("Unknown address mode %x", am);
THROW("Unknowng address mode");
__builtin_unreachable();
}
}
void step(cpu_t *cpu)
{
cpu->screen_dirty = false;
uint8_t pc = cpu->pc;
uint8_t op = cpu->mem[cpu->pc++];
switch (op)
{
#define INST(mn, am, op, len) \
case op: \
execute(cpu, #mn, mn, fetch_addr(cpu, am, 0, &cpu->pc), am); \
break;
INSTRUCTIONS
#undef INST
default:
warn("Undefined opcode %x near %x [%x]", op, pc, cpu->mem[pc]);
THROW("Undefined opcode");
}
}
int dump_inst(cpu_t *cpu, char *buf, const char *mn, uint16_t addr, uint8_t am)
{
char *end = buf;
end += sprintf(end, "%s ", mn);
switch (am)
{
case AM_IMM:
end += sprintf(end, "#");
case AM_REL:
case AM_ABS:
case AM_ZP:
end += sprintf(end, "$%x", addr);
break;
case AM_IND:
end += sprintf(end, "($%x)", addr);
break;
case AM_AX:
case AM_ZPX:
end += sprintf(end, "$%x, X", addr);
break;
case AM_AY:
case AM_ZPY:
end += sprintf(end, "$%x, Y", addr);
break;
case AM_ZIX:
end += sprintf(end, "($%x, X)", addr);
break;
case AM_ZIY:
end += sprintf(end, "($%x), Y", addr);
break;
}
return end - buf;
}
char *disas_step(cpu_t *cpu, uint16_t *pc)
{
char *buffer = malloc(80);
char *end = buffer;
// end += sprintf(buffer, "$%x", cpu->pc);
uint8_t op = cpu->mem[(*pc)++];
switch (op)
{
#define INST(mn, am, op, len) \
case op: \
end += dump_inst(cpu, end, #mn, \
fetch_addr(cpu, am, FETCH_NO_INDIRECTION, pc).ptr, am); \
break;
INSTRUCTIONS
#undef INST
default:
end += sprintf(end, "Undefined opcode %x", op);
}
*end = 0;
return buffer;
}
void disas_num(cpu_t *cpu, uint16_t num)
{
uint16_t pc = 0x600;
for (int i = 0; i < num; i++)
{
uint16_t last_pc = pc;
char *line = disas_step(cpu, &pc);
printf("$%x\t%s\n", last_pc, line);
free(line);
}
}
void disas(cpu_t *cpu)
{
uint16_t pc = 0x600;
// Raw binary, no way to know what's code what isn't
while (cpu->pc < 0xFFFF)
{
uint16_t last_pc = pc;
char *line = disas_step(cpu, &pc);
printf("$%x\t%s\n", last_pc, line);
free(line);
}
}
void run(cpu_t *cpu)
{
while (cpu->running)
{
step(cpu);
}
printf("CPU Halted\n");
}
void run_mq(cpu_t *cpu, mqd_t mq)
{
char buf[MQ_BUF_LEN];
bool running;
while (true)
{
if (running)
{
if (cpu->running)
step(cpu);
else
running = false;
}
ssize_t recvd = mq_receive(mq, buf, MQ_BUF_LEN * 2, NULL);
if (recvd == -1 && errno != EAGAIN)
{
printf("errno = %d\n", errno);
THROW("mq_receive returned -1");
}
if (recvd > 0)
{
if (debug_stmt(cpu, buf, &running))
break;
}
}
}