Skip to content
New issue

Have a question about this project? Sign up for a free GitHub account to open an issue and contact its maintainers and the community.

By clicking “Sign up for GitHub”, you agree to our terms of service and privacy statement. We’ll occasionally send you account related emails.

Already on GitHub? Sign in to your account

Verilog: default aval/bval lowering #668

Draft
wants to merge 1 commit into
base: main
Choose a base branch
from

Conversation

kroening
Copy link
Member

@kroening kroening commented Sep 5, 2024

This introduces a default lowering for four-valued expressions. If any operand has x/z, then the result is x.

Otherwise, the result is the expression applied to the aval of the operands.

This introduces a default lowering for four-valued expressions.
If any operand has x/z, then the result is 'x'.

Otherwise, the result is the expression applied to the aval of the operands.
Sign up for free to join this conversation on GitHub. Already have an account? Sign in to comment
Labels
Projects
None yet
Development

Successfully merging this pull request may close these issues.

1 participant